# Lab 1 report

Name: Oscar Stark Student ID: F11015127

In this lab I implemented a half adder and a full adder.

### Half adder

### Half adder code

```
module half_adder(
input X,
input Y,
output C,
output S
);
wire X, Y, C, S;
xor(S, X, Y);
and(C, X, Y);
endmodule
```

X and Y are the bits being added, C is the carry and S is the sum.

### Schematic



The half adder uses 1 AND gate and 1 XOR gate.

### Test bench

```
module half_adder_sim;
       reg X, Y;
       wire C, S;
       \label{eq:lambda} \verb|half_adder uut(.X(X), .Y(Y), .C(C), .S(S)); \\
       initial begin
9
            X=0;Y=0;
            #100;
            X=0;Y=1;
            #100;
            X=1;Y=0;
            #100;
            X=1;Y=1;
            #100;
       end
) endmodule
```

All possible inputs are simulated.

### Simulation results



X and Y are the bits being added, C is the carry and S is the sum.

### Full adder

### Full adder code

```
| module full_adder(
      input X,
      input Y,
      input C_IN,
      output C_OUT,
      output S,
      output S1,
      output C1,
      output C2,
      output C3
      );
      wire X, Y, C_IN, C_OUT, S, S1, C1, C2, C3;
      xor(S1, X, Y);
      xor(S, S1, C_IN);
      and(C1, X, Y);
      and(C2, X, C_IN);
      and(C3, Y, C_IN);
      or(C_OUT, C1, C2, C3);
) endmodule
```

X and Y are the bits being added, C\_IN is the carry input, C\_OUT is the carry output and S is the sum. S1, C1, C2, C3 are just wires.

## Schematic



The circuit has 3 AND gates, 2 XOR gates and 2 OR gates.

#### Test bench

```
module full_adder_sim2;
        reg X, Y, C_IN;
        wire S, C_OUT;
       full\_adder\ uut(.X(X),\ .Y(Y),\ .C\_IN(C\_IN),\ .S(S),\ .C\_OUT(C\_OUT));
        initial begin
            X=0;Y=0;C_IN=0;
            #100;
            X=0;Y=0;C_IN=1;
            #100;
            X=0;Y=1;C_IN=0;
            #100;
            X=0;Y=1;C_IN=1;
            #100;
            X{=}1\,;Y{=}0\,;C\_I\,N{=}0\,;
            #100;
            X=1;Y=0;C_IN=1;
            #100;
            X=1;Y=1;C_IN=0;
            #100;
            X=1;Y=1;C_IN=1;
            #100;
        end
Ô
endmodule
```

All possible inputs are simulated.

### Simulation results



X, Y and C\_IN are the inputs. S and C\_OUT are the outputs.